The N-type MOSFETs are arranged in a so-called "pull-down network"(PND) between the logic gate output and negative supply voltage, while a resistor is placed between the logic gate output and the positive supply voltage. The circuit is designed such that if the desired output is low, then the PDN will be active, creating a current path between the negative supply and the output.
As an example, here is a NOR gate in NMOS logic . If either input A or input B is high (logic1,=True), The respective MOS transistor acts as a very low resistance between the output and the negative supply, forcing the output to be low(logic 0, =False). When both A and B are High, both transistors are conductive, creating an even lower resistance path to ground.The only case where the output is high when both transistors are off, which occures only when both A and B are low, thus satisfying the truth table of a NOR gate.
A MOSFET can be made to operate as a resistor, so the whole circuit can be made with N-channel MOSFETs only. For many years, this made NMOS circuits much faster than comparable PMOS and CMOS circuit, which had to use much slower P-channel transistors. It was also easier to manufacture NMOS than CMOS, as the latter has to implement p-channel transistors in special n-wells on the p-substrate. The major problem with NMOS(and most other logic family) is that a DC current must flow through a logic gate even when the output is in a steady state(low in the case of NMOS).This means static power dissipation , i.e,power drain even when the circuit is not switching.This is a similar situation to the modern high speed, high density CMOS circuits(microcontroller etc.) which also has significant static current draw,although this is due to leakage,not bias. However, older and /or slower static CMOS circuits used for ASICs, SRAM etc, typically have very low static power consumption.
NMOS circuits are slow to transition from low to high. When transitioning from high to low, the transistors provide low resistance, and the capacitative charge at the output drains away very quickly (similar to discharging a capacitor through a very low resistor). But the resistance between the output and the positive supply rail is much greater, so the low to high transition takes longer, (similar to charging a capacitor through a high value resistor). Using a resistor of lower value will speed up the process but also increases static power dissipation. However, a better (and the most common) way to make the gates faster is to use depletion-mode transistors instead of enhancement-mode transistors as loads.This is called depletion-load NMOS logic.
Additionally,just like in DTL, TTL and ECL etc., The asymmetric input logic levels make NMOS circuits somewhat susceptible to noise. These disadvantages are why the CMOS logic now has supplanted most of these types in most high-speed digital circuits such as microprocessors(despite the fact that CMOS was originally very slow).